Approximate Binary Stacking Counters for Error Tolerant Computing Multipliers
- Title
- Approximate Binary Stacking Counters for Error Tolerant Computing Multipliers
- Creator
- Balamanikandan A.; Ashokkumar N.; Arunraja A.; James Periyanayagam L.; Pereira A.P.; Lobo J.P.
- Description
- To increase the power and efficiency of VLSI circuits, a new, creative multiplying methodology is required. Multiplication is a crucial arithmetic operation for many of these applications. As a result, the newly proposed error-tolerant computing multiplier is a crucial component in the design of approximate multipliers that are both power and gate efficient. We have created approximative multipliers for several operand lengths using this suggested method and a 45-nm library. Depending on their probability, the approximation for the accumulation of changing partial products varies. In compared to approximate multipliers that were previously given, the proposed circuit produces better results. When column-wise generate elements are added to the modified partial product matrix using an OR gate, the output is usually accurate. The amount of energy used, and its silicon area have been considerably reduced in the suggested multiplier when compared to traditional multipliers by 41.92% and 18.47%, respectively. One of the platforms that these suggested multipliers are suitable for is the image processing application. 2024 IEEE.
- Source
- 2024 4th International Conference on Intelligent Technologies, CONIT 2024
- Date
- 2024-01-01
- Publisher
- Institute of Electrical and Electronics Engineers Inc.
- Subject
- Approximate multipliers; carry propagation; Compressors; Multipliers; Stacking counters
- Coverage
- Balamanikandan A., Mohan Babu University((Erstwhile SreeVidyanikethan Engineering College), Electronics and Communication Engineering, Tirupati, India; Ashokkumar N., Mohan Babu University((Erstwhile SreeVidyanikethan Engineering College), Electronics and Communication Engineering, Tirupati, India; Arunraja A., Christ (Deemed to Be University), Electronics and Communication Engineering, Bangalore, India; James Periyanayagam L., Christ (Deemed to Be University), Electronics and Communication Engineering, Bangalore, India; Pereira A.P., Christ (Deemed to Be University), Electronics and Communication Engineering, Bangalore, India; Lobo J.P., Christ (Deemed to Be University), Electronics and Communication Engineering, Bangalore, India
- Rights
- Restricted Access
- Relation
- ISBN: 979-835034990-0
- Format
- Online
- Language
- English
- Type
- Conference paper
Collection
Citation
Balamanikandan A.; Ashokkumar N.; Arunraja A.; James Periyanayagam L.; Pereira A.P.; Lobo J.P., “Approximate Binary Stacking Counters for Error Tolerant Computing Multipliers,” CHRIST (Deemed To Be University) Institutional Repository, accessed February 26, 2025, https://archives.christuniversity.in/items/show/19266.