Full Swing Logic Based Full Adder for Low Power Applications
- Title
- Full Swing Logic Based Full Adder for Low Power Applications
- Creator
- Prasad D.D.; Satyanarayana B.V.V.; J V.A.; Shaik A.R.; Indirapriyadarsini K.; Reddy K.V.S.R.; Hemalatha M.
- Description
- During the design of Application-Specific Integrated Circuits, a whole adder logic circuit plays a significant role. The full adder is a fundamental part of the majority of VLSI and DSP applications. Power consumption in full adders is one of the key factors; hence it is necessary to build full adders with low power consumption. Full adders are developed in this work employing full swing AND, OR, and XOR gates and compared with pass transistor logic (PTL) based AND, OR, and XOR gates, and complementary metal oxide semiconductor logic (CMOS) based AND gate, OR gate, and XOR gate. The Mentor Graphics Tool is used to construct and simulate every planned circuit. After receiving simulation data, we compared the power consumption, delay and PDP of several complete adder-based logic designs. In the proposed full swing XOR, the power dissipation and delay is decreased by 10.5% and 9.8% respectively and hence the full swing full adder PDP is decreased by 0.6%. As compared to alternative full adder designs based on logic, full swing by using gates like AND gate, by using the OR gate, and with the help XOR gate, full adder design consumes less power and hence suitable for low power applications. 2024, ICST Institute for Computer Sciences, Social Informatics and Telecommunications Engineering.
- Source
- Lecture Notes of the Institute for Computer Sciences, Social-Informatics and Telecommunications Engineering, LNICST, Vol-537, pp. 19-36.
- Date
- 2024-01-01
- Publisher
- Springer Science and Business Media Deutschland GmbH
- Subject
- Full Adder; Mentor Graphics Tool; PTL; TGL
- Coverage
- Prasad D.D., Department of ECE, Vishnu Institute of Technology, Andhra Pradesh, Bhimavaram, India; Satyanarayana B.V.V., Department of ECE, Vishnu Institute of Technology, Andhra Pradesh, Bhimavaram, India; J V.A., Department of Computer Science, CHRIST (Deemed to be University), Bangalore, India; Shaik A.R., Department of ECE, Vishnu Institute of Technology, Andhra Pradesh, Bhimavaram, India; Indirapriyadarsini K., Department of ECE, DNR College of Engineering and Technology, Bhimavaram, India; Reddy K.V.S.R., Department of ECE, Vishnu Institute of Technology, Andhra Pradesh, Bhimavaram, India; Hemalatha M., Department of ECE, Shri Vishnu Engineering College for Women, Bhimavaram, India
- Rights
- Restricted Access
- Relation
- ISSN: 18678211; ISBN: 978-303148890-0
- Format
- Online
- Language
- English
- Type
- Conference paper
Collection
Citation
Prasad D.D.; Satyanarayana B.V.V.; J V.A.; Shaik A.R.; Indirapriyadarsini K.; Reddy K.V.S.R.; Hemalatha M., “Full Swing Logic Based Full Adder for Low Power Applications,” CHRIST (Deemed To Be University) Institutional Repository, accessed February 25, 2025, https://archives.christuniversity.in/items/show/19551.